Designing in deep submicron technology issues solved
REALITY, a European funded initiative on Design for Variability, has just finished its project mission. In about its 2.5 years lifespan REALITY has focused on developing industrially relevant innovative design techniques, methods, and flows for the design and analysis of energy-efficient self-adaptive System-on-Chips (SoCs). The tackled challenges include benchmarking the impact of the latest 32nm CMOS process manufacturing variability at all abstraction levels, from device to System-on-a-Chip level, while developing approaches to compensate their negative impact in the design of final products. REALITY has resulted in a number of first time conclusions.
Full scale 3D simulation of statistical variability associated with metal gate granularity and the corresponding metal work function variations have been carried out to clarify the magnitude of statistical variability in 32nm CMOS transistors with high-k/metal gate stack. For these devices the metal granularities can double the variability if the metal grain size becomes comparable to the transistor dimensions.
Also, a full statistical characterization of an ARM926 core has been achieved. A correlation between the timing, leakage and dynamic power has been demonstrated on local (within die) and non-local (above die) variations. The traditional corner analysis could be benchmarked with innovative statistical analysis techniques. Using the ARM core as driver, REALITY has confirmed that the SRAM components are responsible for more than the half of the variations on critical path timing. Hence, Statistical Timing Analysis (SSTA) flows that assume predictable timing response from these components may lead to over-optimistic conclusions. For that purpose REALITY has deployed a holistic statistical characterization flow including SRAM analysis. With a novel flow integrating manufacturing variations and ageing effects for mixed-signal circuits, the REALITY project also developed a CAD environment that allows designers to make more accurate estimations and thus make circuits more energy and cost efficient.
Finally, REALITY evaluated the impact of process variation in SW-level metrics showing process variability is not only a concern for HW but for SW as well. Variability affecting multi-core multimedia platforms makes it hard to guarantee a certain QoS from the running application’s functionality. For that purpose, different circuit design techniques for system adaptation have been investigated, among them Adaptive Body Biasing (ABB). REALITY has shown that ABB can speed up a system-on-chip when due to technology parameter variations the manufactured product became too slow.
Source: IMEC /...
The Institute of Nanotechnology puts significant effort into ensuring that the information provided on its news pages is accurate and up-to-date. However, we cannot guarantee absolute accuracy. Consequently, the Institute of Nanotechnology disclaims any and all responsibility for inaccuracy, omission or any kind of deficiency in relation to the news items and articles hosted herein.
- 16 October 2014Glasgow nanofabrication expert receives prestigious award
- 26 September 2014On the Road to Artificial Photosynthesis
- 23 September 2014A nanosized hydrogen generator
- 03 September 2014New Synthesis Method May Shape Future of Nanostructures, Clean Energy
- 14 August 2014“Trojan horse” treatment could beat brain tumours
- View All